A channel stress-profile based compact model for thereshold voltage prediction of uniaxial strained HKMG nMOS transistors

Show simple item record

dc.contributor.author Ojha, Apoorva
dc.contributor.author Chauhan, Yogesh Singh
dc.contributor.author Mohapatra, Nihar Ranjan
dc.date.accessioned 2016-02-22T11:05:35Z
dc.date.available 2016-02-22T11:05:35Z
dc.date.issued 2016-03
dc.identifier.citation Ojha, Apoorva; Chauhan, Yogesh S. and Mohapatra, Nihar Ranjan, “A channel stress-profile based compact model for thereshold voltage prediction of uniaxial strained HKMG nMOS transistors”, IEEE Journal of the Electron Devices Society, DOI: 10.1109/JEDS.2016.2524536, vol. 4, no. 2, Mar. 2016.
dc.identifier.issn 2168-6734
dc.identifier.uri http://dx.doi.org/10.1109/JEDS.2016.2524536
dc.identifier.uri https://repository.iitgn.ac.in/handle/123456789/2114
dc.description.abstract In this paper, a physics based compact model for the longitudinal and transverse stress profile in the channel of an uniaxially strained bulk MOS transistor is presented. The stress in the channel of a MOS transistor is not uniform and this non-uniform stress distribution results in higher average channel stress with reduction in the gate length. The developed model accurately predicts the average channel stress for different stress liners and transistor dimensions like gate length, gate height and spacer width. The modeled average stress is then used to calculate the strain induced threshold voltage shift in HKMG nMOS transistors for different stress liners (fixed transistor dimensions) and for different transistor dimensions (fixed stress liner). The accuracy of the model is verified by comparing the threshold voltage shift with the experimental data obtained from the transistors fabricated in the 28nm HKMG CMOS technology. en_US
dc.description.statementofresponsibility by Apoorva Ojha, Yogesh Singh Chauhan and Nihar Ranjan Mohapatra
dc.format.extent vol. 4, no. 2, pp. 42-49
dc.language.iso en_US en_US
dc.publisher IEEE Xplore Digital Library en_US
dc.subject HKMG en_US
dc.subject MOS transistor en_US
dc.subject Compact model en_US
dc.subject High-K gate dielectrics en_US
dc.subject Physics-based en_US
dc.subject Process-induced strain en_US
dc.subject Stress liner en_US
dc.subject Stress profile en_US
dc.subject Threshold voltage en_US
dc.subject Semiconductor device modeling en_US
dc.title A channel stress-profile based compact model for thereshold voltage prediction of uniaxial strained HKMG nMOS transistors en_US
dc.type Article en_US
dc.relation.journal IEEE Journal of the Electron Devices Society


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search Digital Repository


Browse

My Account