Scalable substrate current model for LDMOS transistors based on internal drain voltage

Show simple item record

dc.contributor.author Kaushal, Kumari Neeraj
dc.contributor.author Dan, Virender
dc.contributor.author Mohapatra, Nihar Ranjan
dc.coverage.spatial United States of America
dc.date.accessioned 2022-06-21T12:03:30Z
dc.date.available 2022-06-21T12:03:30Z
dc.date.issued 2022-06
dc.identifier.citation Kaushal, Kumari Neeraj; Dan, Virender and Mohapatra, Nihar Ranjan, “Scalable substrate current model for LDMOS transistors based on internal drain voltage”, IEEE Transactions on Electron Devices, DOI: 10.1109/TED.2022.3179456, Jun. 2022. en_US
dc.identifier.issn 0018-9383
dc.identifier.issn 1557-9646
dc.identifier.uri https://doi.org/10.1109/TED.2022.3179456
dc.identifier.uri https://repository.iitgn.ac.in/handle/123456789/7821
dc.description.abstract In this work, a scalable robust substrate current model for laterally diffused MOS (LDMOS) transistors is presented. The model is created in two stages. First, a model for intrinsic drain voltage, which accurately captures the modulation of intrinsic drain voltage with applied gate and drain voltages, is developed. This model is then used to derive an expression for the substrate current. The accuracy of the substrate current model is verified by comparing it with the data measured from LDMOS transistors with different device dimensions. The model accurately captures the modulation of substrate current with bias voltages and shows excellent scalability. Different LDMOS designs are also suggested to reduce the substrate current at the same OFF-state breakdown voltage.
dc.description.statementofresponsibility by Neeraj Kumari Kaushal, Virender Dan and Nihar Ranjan Mohapatra
dc.language.iso en_US en_US
dc.publisher Institute of Electrical and Electronics Engineers (IEEE) en_US
dc.subject Compact model en_US
dc.subject Drift region en_US
dc.subject Impact ionization en_US
dc.subject Internal drain voltage en_US
dc.subject Laterally diffused MOS en_US
dc.subject LDMOS en_US
dc.subject Space charge modulation en_US
dc.title Scalable substrate current model for LDMOS transistors based on internal drain voltage en_US
dc.type Article en_US
dc.relation.journal IEEE Transactions on Electron Devices


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search Digital Repository


Browse

My Account